Semiconductor device and method of manufacturing the same
10176994 ยท 2019-01-08
Assignee
Inventors
- Kenji Suzuki (Tokyo, JP)
- Atsushi Narazaki (Tokyo, JP)
- Ryu KAMIBABA (Tokyo, JP)
- Yusuke FUKADA (Tokyo, JP)
- Katsumi NAKAMURA (Tokyo, JP)
Cpc classification
H01L29/41708
ELECTRICITY
H01L29/0696
ELECTRICITY
H01L29/7397
ELECTRICITY
H01L21/283
ELECTRICITY
H01L21/268
ELECTRICITY
H01L29/36
ELECTRICITY
H01L29/739
ELECTRICITY
International classification
H01L29/74
ELECTRICITY
H01L29/08
ELECTRICITY
H01L21/324
ELECTRICITY
H01L29/10
ELECTRICITY
H01L21/268
ELECTRICITY
H01L29/36
ELECTRICITY
H01L29/417
ELECTRICITY
H01L29/66
ELECTRICITY
H01L21/283
ELECTRICITY
H01L31/111
ELECTRICITY
H01L29/739
ELECTRICITY
Abstract
A p-type base layer (2) is formed on a surface of an n-type silicon substrate (1). First and second n.sup.+-type buffer layers (8,9) 9 are formed on a back surface of the n-type silicon substrate (1). The first n.sup.+-type buffer layer (8) is formed by a plurality of implantations of protons at different accelerating voltages and has a plurality of peak concentrations with different depths from the back surface of the n-type silicon substrate (1). The second n.sup.+-type buffer layer (9) is formed by an implantation of a phosphorus. A position of a peak concentration of the phosphorus is shallower from the back surface of the n-type silicon substrate (1) than positions of peak concentrations of the protons. The peak concentration of the phosphorus is higher than the peak concentrations of the protons. A concentration of the protons is higher than a concentration of the phosphorus at the positions of the peak concentrations of the protons.
Claims
1. A semiconductor device comprising: a semiconductor substrate; a p-type layer formed on a surface of the semiconductor substrate; and first and second n-type buffer layers formed on a back surface of the semiconductor substrate, wherein the first n-type buffer layer is formed by a plurality of implantations of protons at different accelerating voltages and has a plurality of peak concentrations with different depths from the back surface of the semiconductor substrate, the second n-type buffer layer is formed by an implantation of a phosphorus, a position of a peak concentration of the phosphorus is shallower from the back surface of the semiconductor substrate than positions of peak concentrations of the protons, the peak concentration of the phosphorus is higher than the peak concentrations of the protons, and a concentration of the protons is higher than a concentration of the phosphorus at the positions of the peak concentrations of the protons.
2. The semiconductor device according to claim 1, wherein the semiconductor device is a diode or an insulated gate bipolar transistor.
3. A method of manufacturing a semiconductor device according to claim 1, wherein the first n-type buffer layer is formed by performing the plurality of implantations of the protons at different accelerating voltages using an ion implanter for manufacturing semiconductors.
4. The method of manufacturing a semiconductor device according to claim 3, wherein when performing the plurality of implantations of the protons, the higher the accelerating voltage, the smaller the implantation amount.
5. The method of manufacturing a semiconductor device according to claim 3, wherein an implantation amount of a profile with a highest accelerating voltage and an implantation amount of a profile with a next highest accelerating voltage among the plurality of implantations of the protons are same.
6. The method of manufacturing a semiconductor device according to claim 3, wherein an implantation amount of the phosphorus is smaller than an implantation amount of the protons, and the phosphorus is activated by laser annealing.
7. The method of manufacturing a semiconductor device according to claim 3, wherein the protons are activated by furnace annealing at 350 C. to 450 C.
8. The method of manufacturing a semiconductor device according to claim 3, wherein an accelerating voltage of the phosphorus is 1 MeV or lower.
9. The method of manufacturing a semiconductor device according to claim 3, wherein an accelerating voltage of the protons is 500 keV or higher and 1.5 MeV or lower.
10. The method of manufacturing a semiconductor device according to claim 3, comprising forming a back electrode on a back surface of the semiconductor substrate; and performing a heat treatment for obtaining ohmic contact between the back electrode and the semiconductor substrate in a same process as a heat treatment for activating the protons.
11. A semiconductor device comprising: a semiconductor substrate; a p-type layer formed on a surface of the semiconductor substrate; and first and second n-type buffer layers formed on a back surface of the semiconductor substrate, wherein the first n-type buffer layer comprises protons that have a plurality of peak concentrations with different depths from the back surface of the semiconductor substrate, the second n-type buffer layer comprises phosphorus, a position of a peak concentration of the phosphorus is shallower from the back surface of the semiconductor substrate than positions of peak concentrations of the protons, the peak concentration of the phosphorus is higher than the peak concentrations of the protons, and a concentration of the protons is higher than a concentration of the phosphorus at the positions of the peak concentrations of the protons.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
DESCRIPTION OF EMBODIMENTS
(24) A semiconductor device and a method of manufacturing the same according to the embodiments of the present invention will be described with reference to the drawings. The same components will be denoted by the same symbols, and the repeated description thereof may be omitted.
(25) First Embodiment
(26)
(27) First and second n.sup.+-type buffer layers 8 and 9 are formed on a back surface of the n-type silicon substrate 1. The first n.sup.+-type buffer layer 8 is formed by a plurality of proton implantations at different accelerating voltages. The second n.sup.+-type buffer layer 9 is formed by an implantation of a phosphorus. A p-type collector layer 10 with a depth of around 1.0 m is formed at a shallower position from a back surface of the n-type silicon substrate 1 than the first and second n.sup.+-type buffer layers 8 and 9. A collector electrode 11 is formed on the back surface of the n-type silicon substrate 1 and is connected to the p-type collector layer 10.
(28)
(29)
(30) Next, as shown in
(31) Next, as shown in
(32) Subsequently, as shown in
(33) Next, an effect, of the present embodiment will be described by a comparison with a comparative example.
(34) Implanting protons at 1.5 MeV yields a range of approximately 30 m and enables a deep buffer layer expected to produce an effect of suppressing oscillations to be formed. Even with an ordinary ion implanter for manufacturing semiconductors, accelerating voltage can be increased to around 1.5 MeV. However, since a diffusion layer formed at a low accelerating voltage with an ion implanter for manufacturing semiconductors has a short half-value width, it is difficult to create a broad diffusion layer as though fabricated by a cyclotron.
(35) In consideration thereof, in the present embodiment, by performing a plurality of proton implantations at different accelerating voltages such as 500 keV, 1000 keV, and 1500 keV, the first n.sup.+-type buffer layer 8 having a relatively broad profile as shown in
(36) However, as a result of performing a plurality of implantations, the shallower from the substrate back surface, the greater the number of internally created crystal defects. Since the activation of protons is also dependent on the amount of crystal defects, a variation in a concentration of an n-type layer may occur. In consideration thereof, by forming a high-concentration second n.sup.+-type buffer layer 9 near the back surface by phosphorus implantation, a depletion layer can be prevented from reaching a collector side when voltage is applied and a decline in withstand voltage and an increase in leakage currents can be suppressed.
(37) In addition, since phosphorus has an atomic radius that is larger than a proton, a large number of implantation damage occurs during implantation as atomic nuclei collide with each other and, when an implantation profile of phosphorus overlaps with an implantation profile of protons, conversion of protons into donors may be affected. In consideration thereof, in the present embodiment, a peak position is set so that the concentration of protons is higher than the concentration of phosphorus at the positions of the peak concentrations of the protons. Accordingly, mutual interference can be prevented and the first n.sup.+-type buffer layer 8 formed by the activation of protons can be given a desired concentration.
(38) As described above, according to the present embodiment, oscillation of the IGBT during turn-off can be prevented by the first n.sup.+-type, buffer layer 8 which is formed by proton implantation and which has a low concentration and a deep diffusion depth. In addition, a depletion layer can be stopped by the high-concentration second n.sup.+-type buffer layer 9 implanted with phosphorus to prevent an increase in leakage currents.
(39) Furthermore, the first n.sup.+-type buffer layer 8 is formed by performing a plurality of proton implantations at different accelerating voltages using an ordinary ion implanter for manufacturing semiconductors. Accordingly, the first n.sup.+-type buffer layer 8 can be readily formed by proton implantation even in an ordinary semiconductor factory without having to use a cyclotron.
(40) In addition, when performing the plurality of proton implantations, favorably, the higher the accelerating voltage, the smaller the implantation amount. Accordingly, a profile of the first n.sup.+-type buffer layer 8 formed by the plurality of proton implantations can be approximated to a Gaussian distribution.
(41) Furthermore, favorably, an implantation amount of a profile with a highest accelerating voltage and an implantation amount of a profile with a next highest accelerating voltage among the plurality of proton implantations are the same. Accordingly, a profile with an extremely gradual gradient can be formed and thus a depletion layer which spreads during turn-off of an IGBT or during recovery of a diode can be gradually stopped. As a result, a carrier can be prevented from becoming swept out and depleted.
(42) In addition, an implantation amount of phosphorus is set smaller than an implantation amount of protons, the activation of phosphorus is performed by laser annealing, and the activation of protons is performed by furnace annealing at 350 C. to 450 C. By performing the activation of phosphorus by laser annealing, an activation rate is increased to around 70%. On the other hand, an activation rate of protons by furnace annealing is around 1%. Therefore, even when the implantation amount of phosphorus is set smaller than the implantation amount of protons, a peak concentration of phosphorus can be set sufficiently higher than a peak concentration of protons. As a result, a conversion of a proton implantation region in the proximity of a phosphorus implantation region into a donor can be performed while suppressing an effect of damages caused by phosphorus implantation.
(43) Second Embodiment
(44)
(45)
(46)
(47) Next, as shown in
(48) Next, as shown in
(49) Subsequently, the cathode electrode 15 constituted by Al/Ti/Ni/Au, AlSi/Ti/Ni/Au, or the like is formed by sputtering on the back surface of the n-type silicon substrate 1. Finally, heat treatment of around 350 C. is performed to obtain ohmic contact between the cathode electrode 15 and the n-type silicon substrate 1 in order to reduce contact resistance. At this point, by performing this heat treatment in a same process as the heat treatment for activating the protons, processing cost can be reduced since one heat treatment process can be eliminated.
(50) Next, an effect of the present embodiment will be described by a comparison with a comparative example.
(51) In comparison, in the present embodiment, in a similar manner to the first embodiment, oscillation of the diode during recovery can be prevented by the first n.sup.+-type buffer layer 8 which is formed by proton implantation and which has a low concentration and a deep diffusion depth. In addition, a depletion layer can be stopped by the high-concentration second n.sup.+-type buffer layer 9 implanted with phosphorus to prevent an increase in leakage currents, Furthermore, the first n.sup.+-type buffer layer 8 can be readily formed by proton implantation even in an ordinary semiconductor factory without having to use a cyclotron.
(52) The semiconductor substrate is not limited to silicon and may be formed of a wide-band-gap semiconductor having a band gap larger than that of silicon. The wide-band-gap semiconductor is, for example, silicon carbide, a gallium nitride-based material or diamond. A power semiconductor device formed of such a wide-band-gap semiconductor has a high withstand voltage and a high allowable current density and can therefore be reduced in size. A semiconductor module incorporating the semiconductor device reduced in size can also be reduced in size. Also, radiating fins of a heat sink can be made smaller in size and a water-cooling part can be replaced with an air-cooling part, because the semiconductor device has high heat resistance. Also, the device has a low power loss and high efficiency and the efficiency of the semiconductor module can therefore be improved.
REFERENCE SIGNS LIST
(53) 1 n-type silicon substrate (semiconductor substrate), 2 p-type base layer (p-type layer), 8 first n.sup.+-type buffer layer (first n-type buffer layer), 9 second n.sup.+-type buffer layer (second n-type buffer layer), 11 collector electrode (back electrode), 13 p-type anode layer (p-type layer), 15 cathode electrode (back electrode)