Semiconductor structure with airgap
10692753 ยท 2020-06-23
Assignee
Inventors
- Mark D. Jaffe (Shelburne, VT, US)
- Alvin J. Joseph (Williston, VT, US)
- Qizhi Liu (Lexington, MA, US)
- Anthony K. Stamper (Burlington, VT, US)
Cpc classification
H01L29/0653
ELECTRICITY
H01L27/1207
ELECTRICITY
H01L21/76283
ELECTRICITY
H01L21/26533
ELECTRICITY
H01L29/66772
ELECTRICITY
H01L29/66757
ELECTRICITY
H01L21/76286
ELECTRICITY
H01L29/78603
ELECTRICITY
H01L21/02233
ELECTRICITY
H01L29/66651
ELECTRICITY
H01L21/0273
ELECTRICITY
International classification
H01L21/02
ELECTRICITY
H01L27/12
ELECTRICITY
H01L21/027
ELECTRICITY
H01L21/762
ELECTRICITY
H01L29/786
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/06
ELECTRICITY
Abstract
A field effect transistor (FET) with an underlying airgap and methods of manufacture are disclosed. The method includes forming an amorphous layer at a predetermined depth of a substrate. The method further includes forming an airgap in the substrate under the amorphous layer. The method further includes forming a completely isolated transistor in an active region of the substrate, above the amorphous layer and the airgap.
Claims
1. A structure, comprising: an airgap formed in a substrate; shallow trench isolation regions surrounding the airgap; and a completely isolated transistor above the airgap and surrounded by the shallow trench isolation regions.
2. The structure of claim 1, wherein the substrate is bulk silicon.
3. The structure of claim 1, wherein the airgap is formed under an amorphous layer of material.
4. The structure of claim 3, wherein the amorphous layer of material is bounded by the shallow trench isolation regions.
5. The structure of claim 4, further comprising diffusion regions of the transistor formed above the amorphous layer of material and abutting the shallow trench isolation regions.
6. The structure of claim 4, wherein the amorphous layer of material is directly over the airgap.
7. The structure of claim 6, wherein the amorphous layer of material is ion implanted substrate material.
8. A structure, comprising: at least one deep trench structure in a bulk substrate, on sides of an active region; sidewall structures on sidewalls of the at least one deep trench structure; and a lateral undercut in the bulk substrate starting at a bottom of the at least one deep trench structure; wherein the at least one deep trench structure is completely filled with material to isolate the lateral undercut such that the isolated airgap undercut forms an airgap in the bulk substrate under the active region, wherein the material is formed directly on the sidewall structures, and wherein the isolated airgap undercut is devoid of the material on a bottom and sidewall surfaces thereof, wherein the material is poly material.
9. The structure of claim 8, wherein the sidewall structures comprise oxide.
10. A structure, comprising: at least one deep trench structure in a bulk substrate, on sides of an active region; sidewall structures on sidewalls of the at least one deep trench structure; a lateral undercut in the bulk substrate starting at a bottom of the at least one deep trench structure; and a transistor in the active region above the airgap, wherein the at least one deep trench structure is completely filled with material to isolate the lateral undercut such that the isolated airgap undercut forms an airgap in the bulk substrate under the active region, wherein the material is formed directly on the sidewall structures, and wherein the isolated airgap undercut is devoid of the material on a bottom and sidewall surfaces thereof.
11. The structure of claim 10, wherein the at least one deep trench structure is a plurality of deep trench structures surrounding the transistor.
12. The structure of claim 11, wherein the isolated airgap undercut is devoid of the material at its upper surface between the plurality of deep trench structures.
13. The structure of claim 12, wherein surfaces of the isolated airgap undercut are composed of bulk substrate material.
14. The structure of claim 13, wherein the bulk substrate material is Si.
15. The structure of claim 14, wherein the material extends into the isolated airgap undercut.
16. The structure of claim 15, wherein the material is polysilicon material.
17. A structure, comprising: at least one deep trench structure in a bulk substrate, on sides of an active region; sidewall structures on sidewalls of the at least one deep trench structure; and a lateral undercut in the bulk substrate starting at a bottom of the at least one deep trench structure; wherein the at least one deep trench structure is completely filled with material to isolate the lateral undercut such that the isolated airgap undercut forms an airgap in the bulk substrate under the active region, wherein the material is formed directly on the sidewall structures, and wherein the isolated airgap undercut is devoid of the material on a bottom and sidewall surfaces thereof, wherein the at least one deep trench structure is through an oxide layer, a pad nitride layer and the bulk substrate.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
(1) The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
(2)
(3)
DETAILED DESCRIPTION
(4) The invention relates to semiconductor structures and, more particularly, to a field effect transistor (FET) with an underlying airgap and methods of manufacture. In more specific embodiments, the present invention is directed to an RF switch FET manufactured in bulk technology with an airgap underneath its transistor channel. In embodiments, the present invention provides a completely isolated, e.g., oxide isolated, switch FET integrated onto the bulk process.
(5) In embodiments, the FET is a bulk CMOS transistor with an underlying airgap. The location of the airgap, e.g., top of the airgap, is determined by an etch barrier directly under and in contact with the transistor channel and source and drain regions. In embodiments, the etch barrier layer is an amorphous layer formed by an ion implantation process. In further embodiments, the location of the sides and/or the bottom of the airgap can be determined by the etch barrier layer. The airgap, on the other hand, can be formed by NH.sub.4OH wet etch of silicon, where the etch access to the silicon is from a top surface opening. In alternative embodiments, the etch access to the silicon is from the bottom of a deep trench which has sidewall spacers, and the airgap is formed by XeF.sub.2 dry etch of silicon.
(6) Advantageously, the structures of the present invention fully isolate the FET so that there is no junction which connects the transistor to the substrate. The FET of the present invention is also integrated into standard bulk silicon processing without disturbing adjacent elements. Additionally, the present invention eliminates the problem of dropping large voltages across well to substrate junctions in bulk technologies, as well as the problem of large depletion layers in high resistivity substrates which add substantial area to the layout.
(7) The FET of the present invention can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the level translator of the present invention have been adopted from integrated circuit (IC) technology. For example, the structures of the present invention are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the level translator of the present invention uses basic building blocks, including: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
(8)
(9) In embodiments, the STI structures 16 can be formed from oxide, and fabricated using conventional photolithography, etching, deposition and polishing processes. For example, in embodiments, a photoresist can be formed on the barrier layer 14, which is exposed to energy (e.g., light) in order to form a pattern. Through conventional etching processes, e.g., reactive ion etching (RIE), a corresponding pattern (vias) is formed in the substrate 12 and barrier layer 14. The photoresist is then removed using conventional processes, e.g., oxygen ashing processes. An oxide or other insulator material is then deposited within the opening(s) and any residual material is removed from the surface of the barrier layer 14 using, e.g., a chemical mechanical process (CMP).
(10) Still referring to
(11) In embodiments, the amorphous layer 20 is bounded by the STI structure(s) 16 and has a depth of about 500 to about 2000 ; although other depths are contemplated by the present invention as determined by the energy level of the ion implantation process. It should be understood by those of skill in the art that the depth of the amorphous layer 20 may be a function of the transistor, e.g., in order to provide sufficient space for a transistor channel, and based on the energy level of the ion implantation process. A typical amorphising dose for Ar or Ge will be about 210.sup.13 to 110.sup.15 ions per square cm. On the other hand, the dosage of the ion implantation process will determine the quality of the amorphous layer 20. Both the dosage and energy level can be selected using known look-up tables.
(12) In
(13) To form the trench 22a and undercut region 22b, a photoresist 24 is formed on the barrier layer 14 and the STI structures 16 (16). The photoresist 24 is patterned to form an opening 24a. A reactive ion etch process is then performed to remove the silicon nitride later and the silicon material, thereby forming the trench 22a and undercut region 22b. In embodiments, the undercut region 22b is formed under an active region, e.g., channel, of a yet to be formed transistor. In embodiments, the wet etch process uses a chemistry which is selective to silicon, e.g., which will not attack the oxide material of the STI structure or the amorphous layer 20 (or amorphous layer 20a, in optional embodiments). For example, the wet etch process can be performed using NH.sub.4OH. In this way, the amorphous layer 20 and oxide of the STI structures will act as an etch-stop layer. In addition, the photoresist 24 will protect the top portion of the wafer, e.g., nitride layer 14.
(14) In
(15) In preferred embodiments, the passivated surface 26 is formed by a growth process using an annealing process. For example, the structure of
(16) In
(17) In alternative embodiments, additional implants can be performed at multiple energies to set a perimeter of amorphous material which will limit the extent of the undercut etch outside of trenches 22a.
(18)
(19) In
(20) Thereafter, with an appropriate chemistry, deep trenches 60 are formed in the substrate 12, as shown in
(21) In the case of using the deep trenches 60, continuing with
(22) As shown in
(23) In
(24) In
(25)
(26) The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
(27) The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.