Anti-diffusion substrate structure and manufacturing method thereof
12568810 ยท 2026-03-03
Assignee
Inventors
- YI LING CHEN (Taoyuan City, TW)
- WEI TSE HO (Taoyuan City, TW)
- Chin-Sheng Wang (Taoyuan City, TW)
- PU-JU LIN (Taoyuan City, TW)
- CHENG-TA KO (Taoyuan City, TW)
Cpc classification
H10W20/023
ELECTRICITY
H10W20/435
ELECTRICITY
International classification
Abstract
An anti-diffusion substrate structure includes a substrate, a substrate circuit layer, and a chip. The substrate has multiple through holes. Within each of the through holes includes a first metal layer and an anti-diffusion layer plated on the first metal layer. The anti-diffusion layer is an Electroless Palladium Immersion Gold (EPIG) layer or an Electroless Nickel Electroless Palladium Immersion Gold (ENEPIG) layer. The substrate circuit layer is mounted on the substrate and extended on the anti-diffusion layer within each of the through holes. The substrate circuit layer is made of a second metal layer, and a composition of the second metal layer is different from a composition of the first metal layer. The chip is electrically connected to the substrate circuit layer. The anti-diffusion layer is able to better prevent material of the first metal layer from migrating or diffusing to the second metal layer.
Claims
1. An anti-diffusion substrate structure, including: a substrate, including a plurality of through holes; wherein a first metal layer and an anti-diffusion layer plated on the first metal layer are formed within each of the through holes, and the anti-diffusion layer is an Electroless Palladium Immersion Gold (EPIG) layer or an Electroless Nickel Electroless Palladium Immersion Gold (ENEPIG) layer; a substrate circuit layer, mounted on the substrate, and extended on the anti-diffusion layer within each of the through holes; wherein the substrate circuit layer is made of a second metal layer, and a composition of the second metal layer is different from a composition of the first metal layer; and a chip, including at least one pin electrically connected to the substrate circuit layer.
2. The anti-diffusion substrate structure as claimed in claim 1, wherein: a metal reactivity of the first metal layer is greater than a metal reactivity of the second metal layer.
3. The anti-diffusion substrate structure as claimed in claim 2, wherein: the composition of the first metal layer is copper, and the composition of the second metal layer is gold.
4. The anti-diffusion substrate structure as claimed in claim 1, wherein: the first metal layer fills each of the through holes to form a V-shaped blind hole, a U-shaped blind hole, or an H-shaped blind hole.
5. A manufacturing method of an anti-diffusion substrate structure, including steps as follows: forming a plurality of through holes on a substrate; forming a first metal layer within each of the through holes; plating an anti-diffusion layer on the first metal layer within each of the through holes; wherein the anti-diffusion layer is an Electroless Palladium Immersion Gold (EPIG) layer or an Electroless Nickel Electroless Palladium Immersion Gold (ENEPIG) layer; mounting a second metal layer on the substrate and the anti-diffusion layer within each of the through holes; wherein a composition of the second metal layer is different from a composition of the first metal layer; etching the second metal layer to form a substrate circuit layer; and connecting the substrate circuit layer with at least one pin of a chip.
6. The manufacturing method as claimed in claim 5, wherein: a metal reactivity of the first metal layer is greater than a metal reactivity of the second metal layer.
7. The manufacturing method as claimed in claim 6, wherein: the composition of the first metal layer is copper, and the composition of the second metal layer is gold.
8. The manufacturing method as claimed in claim 5, wherein: the first metal layer fills each of the through holes to form a V-shaped blind hole, a U-shaped blind hole or an H-shaped blind hole.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
DETAILED DESCRIPTION OF THE INVENTION
(7) The present invention provides an anti-diffusion substrate structure and a manufacturing method for an anti-diffusion substrate structure.
(8) Please refer to
(9) The substrate circuit layer 20 is mounted on the substrate 10, and the substrate circuit layer 20 is extendedly mounted on the anti-diffusion layer 23 in each of the through holes 21. The substrate circuit layer 20 is made of a second metal layer, and a composition of the second metal layer is different from a composition of the first metal layer 22.
(10) The chip 100 is mounted on another substrate, and the chip 100 has at least one pin 101. In the present invention, the at least one pin 101 of the chip 100 is electrically connected to the substrate circuit layer 20.
(11) In an embodiment of the present invention, the metal reactivity of the first metal layer 22 is greater than the metal reactivity of the second metal layer. For example, the composition of the second metal layer is gold (Au), the composition of the first metal layer 22 is copper (Cu), and the metal reactivity of copper (Cu) is greater than the metal reactivity of gold (Au). As a result, copper (Cu) is easier to react with other substances than gold (Au). For instance, copper (Cu) is more susceptible to oxidation than gold (Au), and conductivity of copper oxide in circuits is much lower than that of pure copper and pure gold. A Microelectromechanical Systems Wafer (MEMs Wafer) 110 is further mounted on the chip 100. The at least one pin 101 of the chip 100 is electrically connected to the corresponding positions of the substrate circuit layer 20 through direct bonding of gold-to-gold. The substrate 10 is a glass substrate, and the through holes 21 are multiple Through Glass Vias (TGV). In other embodiments, the substrate 10 can also be a Printed Circuit Board (PCB) or a carrier board.
(12) Further, the first metal layer 22 fills the through hole 21 to form a V-shaped blind hole. According to the width ratio of the V-shaped blind hole, the V-shaped blind hole formed by filling the first metal layer 22 can be a deep blind hole or a shallow blind hole. In the present embodiment shown in
(13) In the present embodiment, the substrate 10 has a front surface and a rear surface, and the deep blind holes are symmetrically formed on the front and rear surfaces of the substrate 10. In other words, the anti-diffusion 23 is formed on the first metal layer 22 that is symmetrically plated on both front and rear surfaces of the substrate 10. The substrate circuit layer 20 is formed on the anti-diffusion layer 23 on both front and rear surfaces of the substrate 10, so as to cover the blind holes formed by filling the through holes of the first metal layer 22.
(14) Please refer to
(15) Please refer to
(16) Please refer to
(17) Please refer to
(18) Please refer to
(19) Please refer
(20) In the steps of the present invention, it is only necessary to perform a photoetching process to pattern the second metal layer 24. Compared with the prior art, the present invention only needs to pattern the second metal layer 24 and not necessary to pattern the anti-diffusion layer 23, so that production process can be simplified. The substrate circuit layer 20 is formed with higher efficiency and lower processing cost.
(21) Please refer to
(22) As the anti-diffusion layer 23 of the present invention will not be affected by the high aspect ratio to form gaps, the gold (Au) in the substrate circuit layer 20 can be reliably protected from the diffusion pollution of the copper (Cu) in the first metal layer 22. The gold (Au) in the substrate circuit layer 20 can therefore maintain high metal purity. Moreover, since the substrate circuit layer 20 and the two pins 101 of the chip 100 are high-purity metals, when the substrate circuit layer 20 and the two pins 101 of the chip 100 are combined, they will have a good electrical connection and lower impedance. Therefore, better transmission signal quality can be obtained between the substrate circuit layer 20 and the chip 100.
(23) Please refer to
(24) Please refer to
(25) Please refer to
(26) The above content is only an exemplary disclosure of several embodiments of the present invention for reference, and is not intended to limit other feasible implementations of the present invention. Those with ordinary knowledge in the technical field can refer to this application to modify the technical details, but all the content described in the specification will be protected by the claims of this application.