G01R31/31924

COMPARATOR WITH CONFIGURABLE OPERATING MODES
20230231547 · 2023-07-20 ·

A multiple operating-mode comparator system can be useful for high bandwidth and low power automated testing. The system can include a gain stage configured to drive a high impedance input of a comparator output stage, wherein the gain stage includes a differential switching stage coupled to an adjustable impedance circuit, and an impedance magnitude characteristic of the adjustable impedance circuit corresponds to a bandwidth characteristic of the gain stage. The comparator output stage can include a buffer circuit coupled to a low impedance comparator output node. The buffer circuit can provide a reference voltage for a switched output signal at the output node in a higher speed mode, and the buffer circuit can provide the switched output signal at the output node in a lower power mode.

Pulsed high current technique for characterization of device under test
11705894 · 2023-07-18 · ·

A test and measurement circuit including a capacitor in parallel with a device under test, a direct current voltage source configured to charge the capacitor, a pulse generator configured to generate a pulse for testing the device under test, and a sensor for determining a current in the device under test.

Scan chain for memory with reduced power consumption

A scan chain architecture with lowered power consumption comprises a multiplexer selecting between a functional input and a test input. The output of the multiplexer is coupled to a low threshold voltage latch and, in test mode, to a standard threshold voltage latch. The low threshold voltage latch and standard threshold voltage latch are configured to store data when a clock input falls, using a master latch functional clock M_F_CLK, master latch test clock M_T_CLK, slave latch functional clock S_F_CLK, and slave latch test clock S_T_CLK. The slave latch has lower power consumption than the master latch.

TESTING SYSTEM FOR INTEGRATED CIRCUIT DEVICE, AND SIGNAL SOURCE AND POWER SUPPLYING APPARATUS
20220413043 · 2022-12-29 ·

The present application discloses a testing system for integrated circuit device, and signal source and power supplying apparatus. The signal source provides a plurality of supply voltages and a programmable voltage to a plurality of semiconductor chip groups. The signal source includes a power supplying apparatus and a switch set. The power supplying apparatus is configured to generate an additional voltage, a plurality of base voltages, and the programmable voltage. The switch set is disposed between the power supplying apparatus and the plurality of semiconductor chip groups and converts the additional voltage and the plurality of base voltages into the plurality of supply voltages.

Self-test circuitry

The present disclosure relates to self-test circuitry for a system that includes one or more current control subsystems, each current control subsystem having a load terminal for coupling the current control subsystem to a load. The self-test circuitry comprises: a signal path associated with each current control subsystem, each signal path configured to selectively couple a measurement node to the load terminal of the current control subsystem, wherein the measurement node is common to all of the signal paths; voltage detection circuitry; and test voltage source circuitry configured to provide a test voltage to the measurement node. The voltage detection circuitry is operable to output a signal indicative of a fault condition if a voltage detected at the measurement node differs from the test voltage when the measurement node is coupled to the load terminal.

Power supply, automated test equipment, method for operating a power supply, method for operating an automated test equipment and computer program using a voltage variation

A power supply is configured to perform an at least partial compensation of a voltage variation caused by a load change using a voltage variation compensation mechanism which is triggered in response to an expected load change. An Automated test equipment for testing a device under test comprises a power supply, which is configured to supply the device under test. The automated test equipment comprises a pattern generator configured to provide one or more stimulus signals for the device under test. The power supply is configured to perform an at least partial compensation of a voltage variation caused by a load change using a voltage variation compensation mechanism which is activated in synchronism with one or more of the stimulus signals and/or in response to one or more response data signals from the device under test. Corresponding methods and a computer program are also described.

SHORT PATTERN WAVEFORM DATABASE BASED MACHINE LEARNING FOR MEASUREMENT
20220373598 · 2022-11-24 · ·

A test and measurement system includes a test and measurement device configured to receive a signal from a device under test, and one or more processors configured to execute code that causes the one or more processors to generate a waveform from the signal, apply an equalizer to the waveform, receive an input identifying one or more measurements to be made on the waveform, select a number of unit intervals (UIs) for a known data pattern, scan the waveform for the known data patterns having a length of the number of UIs, identify the known data patterns as short pattern waveforms, apply a machine learning system to the short pattern waveforms to obtain a value for the one or more measurements, and provide the values of the one or more measurements for the waveform. A method includes receiving a signal from a device under test, generating a waveform from the signal, applying an equalizer to the waveform, receiving an input identifying one or more measurements to be made on the waveform, selecting a number of unit intervals (UIs), scanning the waveform to identify short pattern waveforms having a length equal to the number of UIs, applying a machine learning system to the short pattern waveforms to obtain a value for the one or more measurements, and providing the values of the one or more measurements for the waveform from the machine learning system.

Integrated circuit test apparatus

An integrated circuit test apparatus includes: a first test unit configured to output a current for a built-in self test (BIST) progress state for each internal circuit of an integrated circuit in a BIST test mode and to determine whether each internal circuit operates normally in a wake-up mode of the integrated circuit; and a first determination module configured to determine whether each internal circuit is in a stuck state based on a change detected by the first test unit.

DC Resistance Measurement Contact Checking via Alternating Current High Frequency Injection
20220365123 · 2022-11-17 ·

A test system may be used for obtaining accurate remote sense voltage and/or current values. A measurement instrument may provide a regulated stimulus signal to a device under test (DUT) and measure a DUT signal developed at least partially in response to the stimulus signal. A test circuit may superimpose a test signal over the stimulus signal to cause the DUT signal to be developed further in response to the test signal. The DUT signal may be used to derive a resistance of the path that couples the measurement instrument to the DUT. The measurement instrument may include a source measure unit, the stimulus signal may be a regulated voltage, and the DUT signal may be a sense voltage. The harmonics of the DUT signal may be analyzed to determine a correlation between an amplitude of a measured fundamental frequency of the DUT signal and the resistance of the path.

Electrical testing apparatus for spintronics devices

A method includes receiving tester configuration data, test pattern data, and tester operation data; configuring a circuit for performing a designated test evaluation; generating a stimulus waveform; converting the stimulus waveform to an analog stimulus signal; transferring the analog stimulus signal to a first terminal of a MTJ DUT at reception of a trigger timing signal; generating time traces based on the trigger timing signal; generating a response signal at a second terminal of the MTJ DUT and across a termination resistor as the analog stimulus signal is transferred through the MTJ DUT; converting the response signal to a digitized response signal indicating its voltage amplitude; and performing the designated test evaluation and analysis function in the configurable circuit based on voltage amplitudes and time values of the stimulus waveform, the digitized response signal, and the timing traces.