SEMICONDUCTOR ASSEMBLIES WITH HYBRID FANOUTS AND ASSOCIATED METHODS AND SYSTEMS
20260041014 ยท 2026-02-05
Inventors
Cpc classification
H10W72/244
ELECTRICITY
H10W90/754
ELECTRICITY
H10W74/141
ELECTRICITY
H10W70/09
ELECTRICITY
H10W90/24
ELECTRICITY
H10W90/724
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
Abstract
Hybrid fanouts for semiconductor device assemblies, and associated methods and systems are disclosed. In one embodiment, at least one edge a first semiconductor die is attached to a molding including through mold vias (TMVs). Conductive traces may be formed on a first side of the first semiconductor die, where the first side includes integrated circuitry coupled to the conductive traces. Moreover, conductive pads may be formed on a surface of the molding, which is coplanar with the first side. The conductive pads are coupled to first ends of the TMVs, where second ends of the TMVs are coupled to bond wires connected to one or more second semiconductor dies that the first semiconductor die carries. Conductive bumps can be formed on the conductive traces and pads such that the first semiconductor die and the molding attached thereto can be directly attached to a printed circuit board.
Claims
1. An apparatus, comprising: a printed circuit board (PCB); a first semiconductor die, wherein a first side of the first semiconductor die is coupled with the PCB via one or more first conductive bumps; a molding coupled with a lateral edge of the first semiconductor die, wherein the molding is coupled with the PCB via a second conductive bump; and a bond wire coupling a second semiconductor die with the PCB, wherein the second semiconductor die is disposed over a second side of the first semiconductor die, the second side being opposite the first side.
2. The apparatus of claim 1, wherein the molding further comprises a via, and wherein the bond wire couples the second semiconductor die with the PCB through the via of the molding.
3. The apparatus of claim 2, wherein: the via of the molding is coupled to a conductive pad, the conductive pad is coupled with the second conductive bump, and the bond wire further couples the second semiconductor die with the PCB through the conductive pad.
4. The apparatus of claim 1, further comprising: one or more conductive traces on the first side of the first semiconductor die, wherein a respective first conductive bump of the one or more first conductive bumps is coupled with a respective conductive trace of the one or more conductive traces.
5. The apparatus of claim 1, further comprising: a second molding coupled with a second lateral edge of the first semiconductor die, wherein the second molding is coupled with the PCB via a third conductive bump.
6. The apparatus of claim 5, wherein the second molding further comprises a via, and wherein the via of the second molding is coupled with the PCB via the third conductive bump.
7. The apparatus of claim 6, wherein the via of the second molding is coupled to a conductive pad, and wherein the conductive pad is coupled with the third conductive bump.
8. The apparatus of claim 1, wherein the second semiconductor die comprises a bond pad on a first side of the second semiconductor die, and wherein the bond pad is coupled with the bond wire.
9. The apparatus of claim 1, further comprising: a third semiconductor die disposed over the second semiconductor die; and a fourth semiconductor die disposed over the third semiconductor die, wherein the bond wire couples the third semiconductor die and the fourth semiconductor die with the PCB via the molding.
10. The apparatus of claim 1, wherein the first semiconductor die and the second semiconductor die each comprise three-dimensional memory dies having one or more non-volatile memory cells.
11. A semiconductor device, comprising: a first semiconductor die, wherein a first side of the first semiconductor die is coupled with a printed circuit board (PCB) via one or more first conductive bumps; a first molding coupled with a first lateral edge of the first semiconductor die, wherein the first molding is coupled with the PCB via a second conductive bump; a second molding coupled with a second lateral edge of the first semiconductor die, wherein the second molding is coupled with the PCB via a third conductive bump, and wherein the second lateral edge is opposite the first lateral edge; and a bond wire coupling a second semiconductor die with the PCB, wherein the second semiconductor die is disposed over a second side of the first semiconductor die, the second side being opposite the first side.
12. The semiconductor device of claim 11, wherein the first molding further comprises a via, and wherein the bond wire couples the second semiconductor die with the PCB through the via of the first molding.
13. The semiconductor device of claim 12, wherein: the via of the first molding is coupled to a conductive pad, the conductive pad is coupled with the second conductive bump, and the bond wire further couples the second semiconductor die with the PCB through the conductive pad.
14. The semiconductor device of claim 11, further comprising: one or more conductive traces on the first side of the first semiconductor die, wherein a respective first conductive bump of the one or more first conductive bumps is coupled with a respective conductive trace of the one or more conductive traces.
15. The semiconductor device of claim 11, wherein the second molding further comprises a via, and wherein the via of the second molding is coupled with the PCB via the third conductive bump.
16. The semiconductor device of claim 15, wherein the via of the second molding is coupled to a conductive pad, and wherein the conductive pad is coupled with the third conductive bump.
17. The semiconductor device of claim 11, wherein the second semiconductor die comprises a bond pad on a first side of the second semiconductor die, and wherein the bond pad is coupled with the bond wire.
18. The semiconductor device of claim 11, further comprising: a third semiconductor die disposed over the second semiconductor die; and a fourth semiconductor die disposed over the third semiconductor die, wherein the bond wire couples the third semiconductor die and the fourth semiconductor die with the PCB via the first molding.
19. The semiconductor device of claim 11, wherein the first semiconductor die and the second semiconductor die each comprise three-dimensional memory dies having one or more non-volatile memory cells.
20. An apparatus, comprising: a first semiconductor die, wherein a first side of the first semiconductor die is coupled with a printed circuit board (PCB) via one or more first conductive bumps; a molding coupled with a lateral edge of the first semiconductor die, wherein the molding is coupled with the PCB via a second conductive bump; a plurality of second semiconductor dies disposed over a second side of the first semiconductor die, the second side being opposite the first side; and a bond wire coupling each semiconductor die of the plurality of second semiconductor dies with the PCB.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] Many aspects of the present technology can be better understood with reference to the following drawings. The components in the drawings are not necessarily to scale. Instead, emphasis is placed on illustrating clearly the principles of the present technology.
[0006]
[0007]
[0008]
[0009]
[0010]
DETAILED DESCRIPTION
[0011] Specific details of several embodiments directed to hybrid fanouts for semiconductor assemblies, and associated systems and methods are described below. Certain semiconductor packages may include multiple semiconductor dies (e.g., 3-dimensional (3D) NAND memory dies, DRAM dies, memory controllers, logic dies, etc.) within specified physical dimensionse.g., footprints, heights/thicknesses, which may be collectively referred to as form factors. In some embodiments, such multi-die packages (MDPs) include package substrates, to which multiple semiconductor dies are attached. Further, the MDPs may include bond wires to connect the semiconductor dies to the package substrates such that the semiconductor dies can communicate with higher level circuitry through conductive interconnects (e.g., ball grid array (BGA)) that attach the package substrates to a printed circuit board (PCB).
[0012] Advanced semiconductor packaging technologies pursue increasing storage capacity within a given form factor and/or providing scaled (reduced) form factors without sacrificing storage capacity. In some embodiments, an increased quantity of memory dies may be attached to a package substrate to increase storage capacity of a semiconductor assembly (which may also be referred to as a semiconductor device assembly) while maintaining a certain form factor (e.g., the height of the assembly). To this end, thicknesses of the memory dies may be reduced to facilitate stacking the increased quantity of memory dies. The thinned semiconductor dies, however, may not be able to satisfy various physical and/or mechanical requirements (e.g., specifications directed to strength of the semiconductor die), thereby presenting reliability and/or yield issues for the semiconductor assembly. Further, in view of increasing die sizes for advanced semiconductor technology nodes, thinning of the semiconductor dies is expected to be increasingly challenging.
[0013] The present technology provides for a semiconductor assembly without a package substrate, which employs a hybrid fanout scheme for the semiconductor assembly. As the package substrate can occupy significant part of a total thickness of the semiconductor assembly, thicknesses of the semiconductor dies can be increased by eliminating the package substrate to satisfy the physical and/or mechanical requirements while maintaining the same thickness of the semiconductor assembly. Alternatively, or additionally, eliminating the package substrate would present opportunities for scaling the thickness of the semiconductor assembly. In other words, by eliminating the package substrate, the thickness of the package substrate may be appropriately allocated to strengthening the semiconductor dies and/or reducing the overall thickness of the semiconductor assembly. Further, eliminating the package substrate can reduce the manufacturing cost and simplify designing of the semiconductor assemblies by excluding a third party who designs and supplies the package substrate.
[0014] As described in more detail herein, the present technology provides for integrating aspects of a fanout wafer level packaging (WLP) scheme to attach a molding to at least one edge of a semiconductor die. Further, conductive traces (e.g., redistribution layers (RDLs)) and pads are formed on an active side of the semiconductor die (a side including various integrated circuits and/or active features) and on the corresponding side of the molding, respectively. Subsequently, through mold vias (TMVs) are formed in the molding, which are connected to the conductive pads. In this manner, the semiconductor die has the TMVs adjacent to at least one edge (fanout TMVs) such that the semiconductor die can replace the package substrate.
[0015] One or more semiconductor dies can be attached to a passive side (an opposite site of the active side) of the semiconductor die having the fanout TMVs. The one or more semiconductor dies each includes bond pads, and bond wires can be formed to couple the bond pads to the fanout TMVs. Subsequently, the semiconductor die carrying the one or more semiconductor dies and the molding attached thereto can be attached to a PCB through conductive interconnects (e.g., BGA) formed on the conductive traces and pads. As such, the semiconductor die (carrying the one or more semiconductor dies) and the molding (including the fanout TMVs) can be attached to the PCB without a package substrate. Further, the semiconductor assembly may transmit and/or receive signals through the bond wires and the fanout TMVs-thus, a hybrid fanout scheme utilizing both the bond wires and the fanout TMVs for the semiconductor assembly.
[0016]
[0017]
[0018] In some embodiments, a thickness of the semiconductor dies 210 is greater than the semiconductor dies 110. For example, the thickness of the semiconductor dies 210 may be approximately 75 m. Moreover, thicknesses of the conductive traces 235 and conductive pads 230 may be approximated 20 m, in some embodiments. Thus, the thickness (T_PKG) of the semiconductor device assembly 200 (without accounting for the thickness of the conductive bumps 240) can be maintained approximately the same as the thickness (T_PKG) of the semiconductor device assembly 100 while the thickness of the semiconductor dies 210 is greater than the thickness of the semiconductor dies 110e.g., by approximately 35 m (i.e., by about 85%). As such, the semiconductor dies 210 are expected not only to satisfy the die strength specifications but also to provide additional margin against the specification.
[0019] Further, as an example, if the thickness of the semiconductor dies 210 can be increased to 60 m or so to satisfy the die strength specifications, a new thickness of the semiconductor device assembly 200 would be reduced to approximately 260 m, which is about than 80% of the thickness (T_PKG) of the semiconductor device assembly 100 (or the semiconductor device assembly 200). In this manner, a form factor can be scaled for the semiconductor device assembly 200, if desired, compared to the semiconductor device assembly 100. If the form factor is maintained the same between the semiconductor device assemblies 100 and 200, the semiconductor device assembly 200 can accommodate a stack of five (5) semiconductor dies 210, instead of four (4) semiconductor dies 210, which in turn provides 25% increased memory capacity for the semiconductor device assembly 200.
[0020] In some embodiments, the semiconductor device assembly 200 includes a first semiconductor die (e.g., the bottommost semiconductor die 210a) that has a first side 211 and a second side 212 opposite to the first side 211. The first side 211 may include conductive traces 235 (e.g., redistribution layer (RDL) including copper) and first conductive bumps 240 (one of which is identified as 240a) connected to the conductive traces 235. Further, the first side 211 of the first semiconductor die may include one or more integrated circuits (i.e., integrated circuitry) of the first semiconductor die, and may be referred to as an active side of the first semiconductor die. Similarly, the second side 212 may be referred to as a passive side of the first semiconductor die. As shown in
[0021] One or more edges of the first semiconductor die may be attached to (or conjoined with) moldings 220e.g., moldings 220 at both edges as shown in
[0022] The semiconductor device assembly 200 also includes one or more second semiconductor dies (e.g., semiconductor dies 210b-d) attached to the second side 212 of the first semiconductor die. Individual second semiconductor dies include bond pads 213 on their first sides 211. The first sides 211 of the second semiconductor dies include one or more integrated circuits that are coupled to the bond pads 213. As depicted in
[0023] In some embodiments, the conductive traces 235 of the first semiconductor die are coupled with the conductive pads 230 of the molding(s) 220. In this manner, the first semiconductor die may transmit/receive signals to/from other components attached to the PCB 125 through both the first and second conductive bumps (e.g., conductive bumps 240a and 240b). Similarly, the second semiconductor dies may transmit/receive signals to/from other components attached to the PCB 125 through both the first and second conductive bumps (e.g., conductive bumps 240a and 240b). As shown in
[0024] Although in the foregoing example embodiments, the semiconductor device assembly 200 is described and illustrated to include four (4) semiconductor dies, the present technology is not limited thereto. For example, the semiconductor device assembly 200 may include different quantities of semiconductor diese.g., two (2), three (3), five (5), eight (8), sixteen (16), or even greater. Further, the first semiconductor die (e.g., the semiconductor die 210a) may be different than the second semiconductor dies (e.g., the semiconductor dies 210b-d). For example, the first semiconductor die may be a memory controller or a logic die, and the second semiconductor dies may be 3D NAND memory dies, or DRAM dies, or the like.
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034] As illustrated in
[0035] Subsequently, one or more second semiconductor dies (e.g., the semiconductor dies 210b-d described with reference to
[0036] The semiconductor die assemblies 200 described with reference to
[0037]
[0038] The method includes forming a molding material, in which a plurality of first semiconductor dies are located, where a first surface of the molding material is coplanar with first sides of the first semiconductor dies (box 510). The method further includes forming conductive traces on the first sides of the first semiconductor dies and conductive pads on the first surface of the molding material, respectively (box 515). The method further includes removing a portion of the molding material to expose second sides of the first semiconductor dies, the second sides opposite to the first sides, where a second surface of the molding material opposite to the first surface is coplanar with the second sides as a result of removing the portion of the molding material (box 520). The method further includes forming through mold vias (TMVs) extending from the second surface such that the TMVs can connect to the conductive pads formed on the first surface (box 525). The method further includes forming first conductive bumps on the conductive traces and second conductive bumps on the conductive pads connected to the TMVs, respectively (box 530).
[0039] In some embodiments, the method may further include singulating individual first semiconductor dies from the molding material such that each individual first semiconductor die includes at least one edge attached to a section of the molding material having a subset of the TMVs. In some embodiments, the method may further include attaching one or more second semiconductor dies to the exposed second sides of individual first semiconductor dies, the one or more second semiconductor dies including bond pads. In some embodiments, the method may further include forming bond wires to couple the bond pads to the subset of the TMVs such that the one or more second semiconductor dies can transmit and/or receive signals through the bond wires coupled to the subset of the TMVs. In some embodiments, the method may further include attaching the first semiconductor die carrying the one or more second semiconductor dies to a printed circuit board (PCB) through the first and second conductive bumps.
[0040] In some embodiments, forming the molding material, in which the first semiconductor dies are located, may further include attaching the first sides of the first semiconductor dies to a mold frame through an adhesive material, dispensing the molding material over the first semiconductor dies attached to the mold frame, curing the molding material while applying pressure such that the molding material surrounds and attaches to the first semiconductor dies, and detaching the cured molding material, in which the first semiconductor dies are located, from the mold frame. In some embodiments, the method may further include removing, prior to attaching the first sides of the first semiconductor dies to the mold frame, portions of the first semiconductor dies from the second sides of the first semiconductor dies.
[0041] In some embodiments, removing the portion of the molding material may further include removing portions of the first semiconductor dies from the second sides of the first semiconductor dies to reduce a thickness of the first semiconductor dies to a predetermined thickness. In some embodiments, removing the portion of the molding material may further include attaching the conductive traces on the first sides of the first semiconductor dies and the conductive pads on the first surface of the molding material to a carrier substrate, and removing the portion of the molding material from the second surface of the molding material. In some embodiments, forming the TMVs from the second surface of the molding material is done while the first semiconductor dies and the molding material are attached to a carrier substrate.
[0042] It should be noted that the methods described above describe possible implementations, and that the operations and the steps may be rearranged or otherwise modified and that other implementations are possible. Furthermore, embodiments from two or more of the methods may be combined. Further, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the disclosure.
[0043] The devices discussed herein, including a semiconductor device, may be formed on a semiconductor substrate or die, such as silicon, germanium, silicon-germanium alloy, gallium arsenide, gallium nitride, etc. In some cases, the substrate is a semiconductor wafer. In other cases, the substrate may be a silicon-on-insulator (SOI) substrate, such as silicon-on-glass (SOG) or silicon-on-sapphire (SOS), or epitaxial layers of semiconductor materials on another substrate. The conductivity of the substrate, or sub-regions of the substrate, may be controlled through doping using various chemical species including, but not limited to, phosphorous, boron, or arsenic. Doping may be performed during the initial formation or growth of the substrate, by ion-implantation, or by any other doping means.
[0044] As used herein, including in the claims, or as used in a list of items (for example, a list of items prefaced by a phrase such as at least one of or one or more of) indicates an inclusive list such that, for example, a list of at least one of A, B, or C means A or B or C or AB or AC or BC or ABC (i.e., A and B and C). Also, as used herein, the phrase based on shall not be construed as a reference to a closed set of conditions. For example, an exemplary step that is described as based on condition A may be based on both a condition A and a condition B without departing from the scope of the present disclosure. In other words, as used herein, the phrase based on shall be construed in the same manner as the phrase based at least in part on.
[0045] From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications may be made without deviating from the scope of the invention. Rather, in the foregoing description, numerous specific details are discussed to provide a thorough and enabling description for embodiments of the present technology. One skilled in the relevant art, however, will recognize that the disclosure can be practiced without one or more of the specific details. In other instances, well-known structures or operations often associated with memory systems and devices are not shown, or are not described in detail, to avoid obscuring other aspects of the technology. In general, it should be understood that various other devices, systems, and methods in addition to those specific embodiments disclosed herein may be within the scope of the present technology.