HYBRID BONDING WITH UNIFORM PATTERN DENSITY
20260018580 ยท 2026-01-15
Inventors
Cpc classification
H10W72/963
ELECTRICITY
H10W72/07235
ELECTRICITY
H10W72/942
ELECTRICITY
H10F39/18
ELECTRICITY
International classification
H01L25/00
ELECTRICITY
H01L23/522
ELECTRICITY
H01L23/58
ELECTRICITY
H01L25/065
ELECTRICITY
H01L25/18
ELECTRICITY
H10F39/00
ELECTRICITY
Abstract
A chip includes a semiconductor substrate, integrated circuits with at least portions in the semiconductor substrate, and a surface dielectric layer over the integrated circuits. A plurality of metal pads is distributed substantially uniformly throughout substantially an entirety of a surface of the chip. The plurality of metal pads has top surfaces level with a top surface of the surface dielectric layer. The plurality of metal pads includes active metal pads and dummy metal pads. The active metal pads are electrically coupled to the integrated circuits. The dummy metal pads are electrically decoupled from the integrated circuits.
Claims
1. A structure comprising: a first chip comprising: a first semiconductor substrate comprising a first sidewall and a second sidewall on opposing sides of the first semiconductor substrate; an array-containing circuit at a bottom surface of the first semiconductor substrate, the array-containing circuit comprising an array of cells that are arranged as a first array; a plurality of dielectric layers underlying the first semiconductor substrate, wherein the plurality of dielectric layers comprise a first portion directly underlying and overlapped by the first semiconductor substrate, and a second portion vertically offset from the first semiconductor substrate; and a first plurality of metal pads in a bottom dielectric layer of the plurality of dielectric layers, wherein the first plurality of metal pads are distributed substantially evenly; and a second chip underlying and bonded to the first chip, wherein the second chip comprises: a second plurality of metal pads physically bonded to the first plurality of metal pads with a one-to-one correspondence.
2. The structure of claim 1, wherein the first chip further comprises an additional dielectric layer over the plurality of dielectric layers, wherein the additional dielectric layer comprises: a first top surface lower than a second top surface of the first semiconductor substrate.
3. The structure of claim 2, wherein a third sidewall of the additional dielectric layer contacts the first sidewall of the first semiconductor substrate.
4. The structure of claim 2, wherein the second portion of the plurality of dielectric layers are directly underlying and overlapped by the additional dielectric layer.
5. The structure of claim 1, wherein the first plurality of metal pads comprise active metal pads and dummy metal pads.
6. The structure of claim 1, wherein the array of cells comprises an array of image sensors.
7. The structure of claim 1, wherein the array of cells comprises an array of static random-access memory cells.
8. The structure of claim 1, wherein the second chip further comprises a second semiconductor substrate, and wherein all of the first plurality of metal pads overlap the second semiconductor substrate.
9. The structure of claim 1, wherein the first plurality of metal pads form a second array.
10. The structure of claim 1 further comprising: a bond ball comprising a portion, with the portion being at a level lower than a top surface level of the first semiconductor substrate and higher than a bottom surface level of the first semiconductor substrate; and a bond wire joined to the bond ball.
11. The structure of claim 1, wherein the first chip further comprises an additional metal pad aside of the first semiconductor substrate, wherein the additional metal pad overlaps the second portion of the plurality of dielectric layers.
12. A structure comprising: a first chip comprising: a semiconductor substrate; a circuit comprising an array of image sensors in the semiconductor substrate; and a first plurality of metal pads under the semiconductor substrate and electrically connected to the circuit, wherein the first plurality of metal pads have same sizes and same shapes, and have a same first lateral dimension; and a second chip underlying the first chip, wherein the second chip comprises a second plurality of metal pads bonded to the first plurality of metal pads, and wherein the second plurality of metal pads have same sizes and same shapes, and have a same second lateral dimension smaller than the same first lateral dimension.
13. The structure of claim 12, wherein the first chip further comprises a plurality of wire bond structures comprising portions that are higher than a bottom surface level of the semiconductor substrate, and lower than a top surface level of the semiconductor substrate.
14. The structure of claim 13, wherein the portions of the plurality of wire bond structures comprise bond balls.
15. The structure of claim 12, wherein the first chip further comprises a plurality of dielectric layers underlying the semiconductor substrate, wherein the plurality of dielectric layers extend laterally beyond edges of the semiconductor substrate.
16. The structure of claim 15, wherein the semiconductor substrate comprises a first edge and a second edge opposing to each other, and the plurality of dielectric layers comprise a third edge vertically misaligned from both of the first edge and the second edge.
17. The structure of claim 12, wherein the first plurality of metal pads comprise active metal pads and dummy metal pads.
18. A structure comprising: a first chip comprising: a semiconductor substrate comprising a first edge and a second edge, wherein the first edge and the second edge are opposite outmost edges of the semiconductor substrate; an integrated circuit at a bottom surface of the semiconductor substrate, the integrated circuit comprising an array-containing circuit; and a first plurality of metal pads distributed substantially uniformly, wherein the first plurality of metal pads comprise: first portions overlapped by the semiconductor substrate; and second portions vertically offset from the semiconductor substrate; and a second chip comprising: a second plurality of metal pads joined to the first plurality of metal pads.
19. The structure of claim 18, wherein the first chip further comprises a first dielectric layer underlying the semiconductor substrate, with the first plurality of metal pads being in the first dielectric layer, and wherein the first dielectric layer comprises: a first part underlying and overlapped by the semiconductor substrate; and a second part continuously joined to the first part, wherein the second part is laterally beyond the first edge of the semiconductor substrate.
20. The structure of claim 19 further comprising: a second dielectric layer over the first dielectric layer, wherein additional edges of the second dielectric layer physically contact the opposing outmost edges of the semiconductor substrate to form vertical interfaces.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
DETAILED DESCRIPTION
[0015] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0016] Further, spatially relative terms, such as under, below, lower, over, upper and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0017]
[0018]
[0019] Referring back to
[0020]
[0021] It is appreciated that chip 112 is schematically illustrated, and the details of chips 112, such as color filters and micro lenses (when chip 112 is an image sensor chip), are not illustrated for clarity.
[0022] In addition to array-containing circuit 118, chip 112 may further include peripheral circuits 120 such as the circuits for processing the signals generated by array-containing circuit 118. For example, peripheral circuits 120 may include Image Signal Processing (ISP) circuits such as Analog-to-Digital Converters (ADCs), Correlated Double Sampling (CDS) circuits, row decoders, and/or the like.
[0023] Chip 112 includes surface dielectric layer 126 formed at the surface of wafer 100. In some embodiments, surface dielectric layer 126 is an oxide layer, which may comprise silicon oxide. In alternative embodiments, surface dielectric layer 126 comprises other silicon and/or oxygen containing materials such as SiON, SiN, or the like. Metal pads 124 are formed in surface dielectric layer 126, and may be electrically coupled to circuits 118 and/or 120 through metal lines and vias, which are represented by lines 130. Metal pads 124 may be formed of copper, aluminum, nickel, tungsten, or alloys thereof. The top surface of surface dielectric layer 126 and the top surfaces of metal pads 124 are level with each other, which is achieved through a planarization that is performed during the formation of metal pads 124. The planarization may comprise Chemical Mechanical Polish (CMP).
[0024] Metal pads 124 may be electrically connected to metal pads 132 (which may also be metal lines). Metal pads 132 are parts of a top metallization layer that includes metal lines and/or metal pads. In some embodiments, no metal vias are formed between metal pads 132 and metal pads 124. Accordingly, metal pads 132 may be in physical contact with metal pads 124. In the embodiments in which chip 112 includes array-containing circuit 118, since the array cells 128 (
[0025] As shown in
[0026] Metal pads 124 include a plurality of active metal pads 124A and a plurality of dummy pads 124B. Dummy metal pads 124B do not have electrical functions. Active metal pads 124A may be electrically connected to circuits 118 or 120, wherein the electrical connection is represented by lines 130, which represent metal lines and vias. Dummy metal pads 124B are electrically disconnected from the circuits in chip 112, wherein the symbol x represents that no electrical connection exists to connect dummy metal pads 124B to circuits 118 and/or 120. Accordingly, dummy metal pads 124B may be electrically floating. In some embodiments, active metal pads 124A and dummy metal pads 124B have the same top-view shape, the same top-view size, and comprise the same material. Furthermore, active metal pads 124A and dummy metal pads 124B are formed simultaneously. In alternative embodiments, active metal pads 124A and dummy metal pads 124B have different top-view shapes and/or different top-view sizes.
[0027] As shown in
[0028]
[0029]
[0030]
[0031] Chip 212 includes surface dielectric layer 226 formed at the surface of wafer 200. In some embodiments, surface dielectric layer 226 is an oxide layer, which may comprise silicon oxide. In alternative embodiments, surface dielectric layer 226 comprises other materials such as SiON, SiN, or the like. Metal pads 224, and possibly, metal vias 232, are formed in surface dielectric layer 226, and may be electrically coupled to circuits 220 through metal lines and vias, which are represented by lines 230. Metal pads 224 may be formed of copper, aluminum, nickel, tungsten, or alloys thereof. The top surface of surface dielectric layer 226 and the top surfaces of metal pads 224 are level with each other, which is achieved through a planarization such as CMP.
[0032] Metal pads 224 are electrically connected to metal pads 238 (which may also be metal lines) through metal vias 232. Metal pads 238 are parts of a top metallization layer. Metal pads 224 and vias 232 in combination may form dual damascene structures, which are formed using dual-damascene processes. The bottom ends of metal vias 232 are over and contacting the top surfaces of metal pads 238.
[0033] As shown in
[0034] Metal pads 224 include active metal pads 224A and dummy pads 224B. Active metal pads 224A may be electrically connected to circuits 220, wherein the electrical connections are represented by lines 230. Dummy metal pads 224B are electrically disconnected from the circuits in chip 212. Dummy metal pads 224B may be electrically floating. In some embodiments, dummy metal pads 224B do not have any underlying metal vias connected to them. Hence, the bottom surfaces of metal pads 228 may be in contact with a top surface(s) of dielectric layer 226. In some embodiments, active metal pads 224A and dummy metal pads 224B have the same top-view shape, the same top-view size, and comprise the same material. Furthermore, active metal pads 224A and dummy metal pads 224B are formed simultaneously. In alternative embodiments, active metal pads 224A and dummy metal pads 224B have different top-view shapes and/or different top-view sizes.
[0035] As shown in
[0036]
[0037] After the pre-bonding, surface dielectric layer 126 and 226 are bonded to each other. The bonding strength is improved in a subsequent annealing step, in which the bonded wafers 100 and 200 are annealed at a temperature between about 300 C. and about 400 C., for example. The annealing may be performed for a period of time between about 1 hour and 2 hours. When temperature rises, the OH bond in surface dielectric layers 126 and 226 break to form strong SiOSi bonds, and hence wafers 100 and 200 are bonded to each other through fusion bonds (and through Van Der Waals force). In addition, during the annealing, the metal (such as copper) in metal pads 124 and 224 diffuse to each other, so that metal-to-metal bonds are also formed. Hence, the resulting bonds between wafers 100 and 200 are hybrid bonds. After the bonding, the bonded wafer 100 and 200 are sawed into packages, with each of the packages including chip 112 bonded to chip 212.
[0038] As shown in
[0039] As also shown in
[0040]
[0041]
[0042]
[0043]
[0044] Metal grid 146 is formed on the backside of semiconductor substrate 122. Metal grid 146 includes a first plurality of metal lines extending in a first direction, and a second plurality of metal lines extending in a second direction perpendicular to the first direction. The first and the second plurality of metal lines are interconnected to form the grid. The spaces defined the grid are filled with a transparent oxide to form transparent oxide regions 147. Transparent oxide regions 147 are aligned to photo diodes 138. In addition, color filters 148 and micro-lenses 150 are formed over transparent oxide regions 147, and also form arrays.
[0045] In addition, BSI chip 112 may also include bond balls (also referred to as bond studs) 152, which are formed by forming wire bonding to metal pads 156, which are on the back side of BSI chip 112. Bond studs 152 are over and contacting respective conductive pads 156, which are further over and in contact with an underlying dielectric layer as illustrated. Bond studs 152 have curved top surfaces. Bond wires 154, which are also curved, are connected to bond studs 152. As shown in
[0046] The embodiments of the present disclosure have some advantageous features. By adding dummy metal pads in the hybrid bonding, and by uniformly distributing the metal pads, the pattern-loading effect and dishing effect in the CMP of metal pads 124 and 224 are reduced, and the surfaces of the wafers are more planar. Hence, the defects resulted from the dishing effect is reduced, wherein the defects include air bubbles separating the metal pads that are intended to be bonded together. The ratio (W1/S1 (
[0047] In accordance with some embodiments of the present disclosure, a chip includes a semiconductor substrate, integrated circuits with at least portions in the semiconductor substrate, and a surface dielectric layer over the integrated circuits. A plurality of metal pads is distributed substantially uniformly throughout substantially an entirety of a surface of the chip. The plurality of metal pads has top surfaces level with a top surface of the surface dielectric layer. The plurality of metal pads includes active metal pads and dummy metal pads. The active metal pads are electrically coupled to the integrated circuits. The dummy metal pads are electrically decoupled from the integrated circuits.
[0048] In accordance with some other embodiments of the present disclosure, an integrated circuit structure includes a first chip and a second chip. The first chip includes a first surface dielectric layer, and a first plurality of metal pads uniformly distributed throughout substantially an entirety of a surface of the first chip. The first plurality of metal pads includes first active metal pads in the first surface dielectric layer, and first dummy metal pads in the first surface dielectric layer. The second chip is over and bonded to the first chip through hybrid bonding. The second chip includes a second surface dielectric layer bonded to the first surface dielectric layer, and a second plurality of metal pads. The second plurality of metal pads includes second active metal pads bonded to the first active metal pads with a one-to-one correspondence, and second dummy metal pads bonded to the first dummy metal pads with a one-to-one correspondence.
[0049] In accordance with some other embodiments of the present disclosure, an integrated circuit structure includes a first chip and a second chip. The first chip includes an integrated circuit having an array, a first surface dielectric layer over the image sensor array, and a first plurality of metal pads uniformly distributed throughout an entirety of the first surface dielectric layer. The first plurality of metal pads includes first active metal pads electrically coupled to the integrated circuit, a plurality of metal vias underlying and joined to respective ones of the first active metal pads, and first dummy metal pads. The bottom surfaces of the first dummy metal pads are in contact with top surfaces of an underlying dielectric material. The second chip is over and bonded to the first chip through hybrid bonding. The second chip is an ASIC chip, and includes a second surface dielectric layer bonded to the first surface dielectric layer, and a second plurality of metal pads uniformly distributed throughout the second surface dielectric layer. The second plurality of metal pads includes second active metal pads bonded to the first active metal pads, second dummy metal pads bonded to the first dummy metal pads, and a third plurality of metal pads underlying and in contact with top surfaces of respective ones of the second plurality of metal pads.
[0050] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.